SLVSJC6 December 2025 TPS544B27W
PRODUCTION DATA
VBOOT_DCLL is shown in Figure 7-76 and described in Table 7-99.
Return to the Summary Table.
Write Transaction: Block Write
Read Transaction: Block Read
Data Format: Unsigned Binary (3 bytes)
NVM Back-up: EEPROM
Updates: On-the-fly This register contains the VBOOT option 0 setting, DCLL option 0 and 1 settings, and other configuration bits for the device.
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| ALLOW_RSVD_DEV_ADDR | RESERVED | VBOOT_0[4:0] | |||||
| R/W-Xh | R-0h | R/W-Xh | |||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| SEL_OTF_BG[2:0] | DCLL_0[4:0] | ||||||
| R/W-X | R/W-Xh | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | DCLL_1[4:0] | |||||
| R-0h | R/W-0h | R/W-Xh | |||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 23 | ALLOW_RSVD_DEV_ADDR | R/W | X | This bit determines whether the device responds to reserved PMBus addresses 0x28, 0x37, and 0x61.
|
| 22:21 | RESERVED | R | 0h | |
| 20:16 | VBOOT_0[4:0] | R/W | X | These bits contains VBOOT option 0 setting that is used for the VREF DAC target for soft-start purposes. With the VBOOT value is setting the VREF DAC target, the appropriate VOUT_SCALE_LOOP or PROTOCOL_ID must be programmed to set the internal divider gain and achieve the desired output voltage. Setting the VREF DAC target directly multiplies the number of available VBOOT voltages by the number of internal gain settings. VBOOT_0 or VBOOT_1 are selected through the PMB_ADDR pin to determine the effective VBOOT voltage. There is nothing preventing the VBOOT_0 (or VBOOT_1) value from being updated in any state. If the active VBOOT is updated while in the soft-start state, the output voltage will slew to the updated VBOOT setting. |
| 15:13 | SEL_OTF_BG[2:0] | R/W | X | These bits to select different OTF_BG thresholds. TI does not recommend setting this to 0b100 or 0b101.
|
| 12:8 | DCLL_0[4:0] | R/W | X | These bits select the DC load-line with a format of 0.1mOhm/LSB, resulting in a DCLL range of 0mOhm to 3.1mOhm in 0.1mOhm increments. DCLL_0 or DCLL_1 are selected through the PMB_ADDR pin. |
| 7:6 | RESERVED | R | 0h | |
| 5 | RESERVED | R/W | 0h | |
| 4:0 | DCLL_1[4:0] | R/W | X | These bits set the option 1 DCLL selected through the PMB_ADDR pin. Refer to the DCLL_0 description for more details. |