SLVSJC6 December 2025 TPS544B27W
PRODUCTION DATA
SVID_IMAX is shown in Figure 7-79 and described in Table 7-102.
Return to the Summary Table.
Write Transaction: Write Word
Read Transaction: Read Word
Data Format: Unsigned Binary (2 bytes)
NVM Back-up: EEPROM
Updates: On-the-fly This register contains the bits for ICC_MAX and input current sensing configurations.
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| ICC_MAX[2:0] | RESERVED | PEC_REQ | EN_AIMON | SEL_ZC[1:0] | |||
| R/W-Xh | R/W-0h | R/W-Xh | R/W-Xh | R/W-Xh | |||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | PIN_SENSE_RES[2:0] | ||
| R-0h | R-0h | R-0h | R/W-X | R-0h | R/W-Xh | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15:13 | ICC_MAX[2:0] | R/W | X | These bits set the ICC_MAX setting in the SVID register 21h and the READ_IOUT exponent as shown in the following table. Additionally these bits set the internal telemetry gain. If the SVID interface is not being used, TI recommends using ICC_MAX >= 0b010. |
| 12 | RESERVED | R/W | 0h | |
| 11 | PEC_REQ | R/W | X | This bit determines how the device handles transactions without PEC bytes.
|
| 10 | EN_AIMON | R/W | X | This bit enables the analog IMON output function on the PMB_ADDR/IMON pin.
|
| 9:8 | SEL_ZC[1:0] | R/W | X | This bit field selects the zero crossing thresholds.
|
| 7 | RESERVED | R | 0h | |
| 6 | RESERVED | R | 0h | |
| 5 | RESERVED | R | 0h | |
| 4 | RESERVED | R/W | X | |
| 3 | RESERVED | R | 0h | |
| 2:0 | PIN_SENSE_RES[2:0] | R/W | X | Set these bits based on the external sensing resistor used for input current/power measurement as shown in the following table. |