SLVSKW2 January 2026 ADS1278QML-SP
PRODUCTION DATA
The serial clock (SCLK) features a Schmitt-triggered input and shifts out data on DOUT on the falling edge. SCLK also shifts in data on the falling edge on DIN when this pin is being used for daisy-chaining. Even though SCLK has hysteresis, keep SCLK as clean as possible to prevent glitches from accidentally shifting the data. When using Frame-Sync format, SCLK must run continuously. If SCLK is shut down, the data readback can be corrupted. The number of SCLKs within a frame period (FSYNC clock) can be any power-of-2 ratio of CLK cycles (1, 1/2, 1/4, and more), as long as the number of cycles is sufficient to shift the data output from all channels within one frame. When the device is configured for modulator output, SCLK becomes the modulator clock output (see the Modulator Output section).