SNAS786C July 2020 – July 2025 CDCE6214-Q1
PRODUCTION DATA
The CDCE6214-Q1 automotive clock generator is a Phase-Locked Loop (PLL) with integrated voltage-controlled oscillator (VCO) and integrated loop filter with selectable input reference. The input reference supports XTAL, differential and single-ended LVCMOS inputs. The PLL has a Frac-N PLL with integrated VCO range of 2335 MHz to 2625 MHz. The output of the VCO is connected to the clock distribution network, which includes multiple frequency dividers and multiplexers. The output of these network is connected to four output channels with configurable differential and single-ended buffers. There are four power supply pins which can be independently configured to a 1.8-V, 2.5-V, or 3.3-V power supply. By default, the CDCE6214-Q1 can be configured using the I2C serial interface in fall-back mode only at power up, with I2C mode disabled in both EEPROM pages. This device supports various modes such as a digitally-controlled oscillator (DCO) through the GPIO, I2C, internal or external Zero Delay mode.