SPRSPA7C September 2024 – July 2025 AM2612 , AM2612-Q1
PRODUCTION DATA
| NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
|---|---|---|---|---|---|---|
| PMIR4 | tsu(RXD-RX_CLK) | Setup time, MII[x]_RXD[3:0] valid before MII[x]_RX_CLK | 10Mbps | 8 | ns | |
| tsu(RX_DV-RX_CLK) | Setup time, MII[x]_RX_DV valid before MII[x]_RX_CLK | 8 | ns | |||
| tsu(RX_ER-RX_CLK) | Setup time, MII[x]_RX_ER valid before MII[x]_RX_CLK | 8 | ns | |||
| tsu(RXD-RX_CLK) | Setup time, MII[x]_RXD[3:0] valid before MII[x]_RX_CLK | 100Mbps | 8 | ns | ||
| tsu(RX_DV-RX_CLK) | Setup time, MII[x]_RX_DV valid before MII[x]_RX_CLK | 8 | ns | |||
| tsu(RX_ER-RX_CLK) | Setup time, MII[x]_RX_ER valid before MII[x]_RX_CLK | 8 | ns | |||
| PMIR5 | th(RX_CLK-RXD) | Hold time, MII[x]_RXD[3:0] valid after MII[x]_RX_CLK | 10Mbps | 8 | ns | |
| th(RX_CLK-RX_DV) | Hold time, MII[x]_RX_DV valid after MII[x]_RX_CLK | 8 | ns | |||
| th(RX_CLK-RX_ER) | Hold time, MII[x]_RX_ER valid after MII[x]_RX_CLK | 8 | ns | |||
| th(RX_CLK-RXD) | Hold time, MII[x]_RXD[3:0] valid after MII[x]_RX_CLK | 100Mbps | 8 | ns | ||
| th(RX_CLK-RX_DV) | Hold time, MII[x]_RX_DV valid after MII[x]_RX_CLK | 8 | ns | |||
| th(RX_CLK-RX_ER) | Hold time, MII[x]_RX_ER valid after MII[x]_RX_CLK | 8 | ns |