SPRSPA7C September 2024 – July 2025 AM2612 , AM2612-Q1
PRODUCTION DATA
| NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
|---|---|---|---|---|---|---|
| O19 | tsu(D-CLK) | Setup time, OSPI_D[7:0] valid before active OSPI_CLK edge | 1.8V, SDR with Internal PHY Loopback | 6 | ns | |
| 3.3V, SDR with Internal PHY Loopback | 7 | ns | ||||
| O20 | th(CLK-D) | Hold time, OSPI_D[7:0] valid after active OSPI_CLK edge | 1.8V, SDR with Internal PHY Loopback | 0.25 | ns | |
| 3.3V, SDR with Internal PHY Loopback | 0 | ns | ||||
| O21 | tsu(D-LBCLK) | Setup time, OSPI_D[7:0] valid before active OSPI_DQS edge | 1.8V, SDR with External Board Loopback | 6 | ns | |
| 3.3V, SDR with External Board Loopback | 7 | ns | ||||
| O22 | th(LBCLK-D) | Hold time, OSPI_D[7:0] valid after active OSPI_DQS edge | 1.8V, SDR with External Board Loopback | 2 | ns | |
| 3.3V, SDR with External Board Loopback | 2 | ns |