SNAS834 November 2024 LMK5C22212A
ADVANCE INFORMATION
The DPLL constantly monitors the reference inputs for a valid input clock. When at least one valid input clock is detected, the PLL channel exits free-run mode or holdover mode and initiate lock acquisition through the DPLL. The LMK5C22212A supports the Fastlock feature where the DPLL temporarily engages a wider loop bandwidth to reduce the lock time. When the lock acquisition is done, the loop bandwidth is set to the normal configured loop bandwidth setting (BWDPLL).