SNAS834 November 2024 LMK5C22212A
ADVANCE INFORMATION
Table 8-2 shows the different pin states of the device.
| PIN NAME | POWER DOWN | STATES | POR (SPI) | STATES | POR (I2C) | STATES | NORMAL OPERATION | STATES | SOFT RESET | STATES |
|---|---|---|---|---|---|---|---|---|---|---|
|
PD# |
LOW |
2-level input |
PD# transitions LOW to HIGH |
PD# transitions LOW to HIGH |
HIGH |
2-level input |
HIGH |
2-level input |
||
| GPIO0 | Ready for POR | 3-level input | EEPROM/ ROM select | 3-level input | EEPROM/ ROM select | 3-level input | See table | GPIO |
N/A | |
| GPIO1 | Ready for POR | 2-level input | VDD | 2-level input | GND | 2-level input | See table | GPIO |
N/A | |
| GPIO2 | Ready for POR | 3-level input | EEPROM/ ROM select | 3-level input | EEPROM/ ROM select | 3-level input | See table | GPIO |
N/A | |
| SCS_A DD | Ready for POR | 3-level input | SCS | 2-level input | I2C address select | 3-level input | 2-level or 3-level input based on POR |
N/A | ||
| SDIO | N/A | SDIO | Data I/O | SDA | Data I/O | SDIO or SDA control interface serial data input/output based on POR | ||||
| SCK | N/A | SCK | Clock input | SCL | Clock input | SCK or SCL control interface serial clock input based on POR | ||||