SPRS964H June 2016 – February 2020 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
| CLOCK NET CLASS | PIN NAMES |
|---|---|
| CK | ddr1_ck and ddr1_nck |
| DQS0 | ddr1_dqs0 and ddr1_dqsn0 |
| DQS1 | ddr1_dqs1 and ddr1_dqsn1 |
| DQS2 | ddr1_dqs2 and ddr1_dqsn2 |
| DQS3 | ddr1_dqs3 and ddr1_dqsn3 |
| SIGNAL NET CLASS | ASSOCIATED CLOCK
NET CLASS |
BALL NAMES |
|---|---|---|
| ADDR_CTRL | CK | ddr1_ba[2:0], ddr1_csn0, ddr1_cke0, ddr1_rasn, ddr1_casn, ddr1_wen, ddr1_a1, ddr1_a2, dr1_a10, ddr1_a13 |
| DQ0 | DQS0 | ddr1_d[7:0], ddr1_dqm0, ddr1_dqs0, ddr1_dqsn0 (1) |
| DQ1 | DQS1 | ddr1_d[15:8], ddr1_dqm1, ddr1_dqs1, ddr1_dqsn1 (1) |
| DQ2 | DQS2 | ddr1_d[23:16], ddr1_dqm2, ddr1_dqs2, ddr1_dqsn2 (1) |
| DQ3 | DQS3 | ddr1_d[31:24], ddr1_dqm3, ddr1_dqs3, ddr1_dqsn3 (1) |