SPRABJ8B September   2022  – November 2023 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1 , AM263P4

 

  1.   1
  2.   Abstract
  3.   Trademarks
  4. Introduction
    1. 1.1 Acronyms
  5. Power
    1. 2.1 Discrete DC-DC Power Solution
    2. 2.2 Integrated PMIC Power Solution
    3. 2.3 Power Decoupling and Filtering
    4. 2.4 Power Consumption
    5. 2.5 Power Distribution Network
      1. 2.5.1 Simulations
        1. 2.5.1.1 Core Digital Power 1.2 V
        2. 2.5.1.2 Digital/Analog I/O Power 3.3 V
    6. 2.6 e-Fuse Power
  6. Clocking
    1. 3.1 Crystal and Oscillator Input Options
    2. 3.2 Output Clock Generation
    3. 3.3 Crystal Selection and Shunt Capacitance
    4. 3.4 Crystal Placement and Routing
  7. Resets
  8. Bootstrapping
    1. 5.1 SOP Signal Implementation
    2. 5.2 OSPI/QSPI Memory Implementation
    3. 5.3 ROM OSPI/QSPI Boot Requirements
  9. JTAG Emulators and Trace
  10. Multiplexed Peripherals
  11. Digital Peripherals
    1. 8.1 General Digital Peripheral Routing Guidelines
  12. Analog Peripherals
    1. 9.1 General Analog Peripheral Routing Guidelines
      1. 9.1.1 Resolver ADC Routing Guidelines
  13. 10Layer Stackup
    1. 10.1 Key Stackup Features
  14. 11Vias
  15. 12BGA Power Fan-Out and Decoupling Placement
    1. 12.1 Ground Return
    2. 12.2 1.2 V Core Digital Power
      1. 12.2.1 Key Layout Considerations
    3. 12.3 3.3 V Digital and Analog Power
      1. 12.3.1 Key Layout Considerations
    4. 12.4 1.8 V Digital and Analog Power
      1. 12.4.1 Key Layout Considerations
  16. 13References
  17.   Revision History

Power Distribution Network

This section outlines the latest estimates of the AM263x and AM263Px transient current requirements on a per net basis. These values may change as more power modeling and characterization is performed.

These transient use-case values were used to constrain the PDN design of the AM263x and AM263Px EVMs (controlCards and LaunchPads) by creating a set of minimum/maximum operating frequency and PDN impedance (Zmax) target limits. These limits were based on the magnitude and slew-rate of simulated transient current use-cases. The use-cases were used to estimate the PDN bandwidth needed to adequately decouple the resulting transient event. Additional z-parameter simulation of the EVM PDN was used to verify that the power plane design and decoupling placement and component values could then meet these limits. This is summarized in Figure 2-11.

GUID-20220808-SS0I-D4TR-KRVB-XTQFCZ1FKQXC-low.svg Figure 2-11 AM263x PDN Requirements – Example Diagram
Table 2-3 AM263x and AM263Px Transient Current Model – Use-case Conditions
Transient Case Net Name Nominal Voltage (V) DC IR Budget (%) AC Ripple Budget (%) Idle Current (mA) Peak Current (mA) Idle to Peak Slew Rate (ns) Comment
VDDBASELINE1 VDD 1.2 2.5 2.5 0 2402 2.5 Baseline, simple transient model assuming 0 to peak transition in minimal 1 R5F clock cycle.
VDDXTAL_PLL1 VDD 1.2 2.5 2.5 42 875 10 XTAL to PLL turn-on transient
VDD WFI1 VDD 1.2 2.5 2.5 750 1117 12.5 4x RF5 WFI event transient
VDDS33BASELINE1 VDDS33 3.3 2.5 2.5 0 84 2.5 Baseline, simple transient model assuming 0 to peak transition in a single R5F clock cycle
VDDA33BASELINE1 VDDA33 3.3 2.5 2.5 0 34 2.5 Baseline, simple transient model assuming 0 to peak transition in a single R5F clock cycle
VDDS18LDOBASELINE1 VDDS18LDO 1.8 2.5 2.5 0 01 2.5 Baseline, simple transient model assuming 0 to peak transition in minimal 1 R5F clock cycle
VDDA18LDOBASELINE1 VDDA18LDO 1.8 2.5 2.5 0 66 2.5 Baseline, simple transient model assuming 0 to peak transition in minimal 1 R5F clock cycle
Table 2-4 AM263x and AM263Px Transient Current Model – Resulting PDN Requirements
Transient Case Net Name Fmax (MHz) Current Step (mA) PCB DC Tolerance (mV) PCB AC Tolerance (mV) PCB Target DC IR (mΩ) PCB Target AC Zmax (mΩ) Comment
VDD
BASELINE1
VDD 200 2402 30 30 12 12 Baseline, simple transient model assuming 0 to peak transition in minimal 1 R5F clock cycle.
VDD
XTAL_PLL1
VDD 50 833 30 30 36 36 XTAL to PLL turn-on transient
VDD
WFI1
VDD 40 367 30 30 82 82 4x RF5 WFI event transient
VDDS33
BASELINE1
VDDS33 200 84 83 83 982 982 Baseline, simple transient model assuming 0 to peak transition in minimal 1 R5F clock cycle
VDDA33
BASELINE1
VDDA33 200 34 83 83 2419 2419 Baseline, simple transient model assuming 0 to peak transition in minimal 1 R5F clock cycle
VDDS18LDO
BASELINE1
VDDS18LDO 200 1 45 45 45 45 Baseline, simple transient model assuming 0 to peak transition in minimal 1 R5F clock cycle
VDDA18LDO
BASELINE1
VDDA18LDO 200 66 45 45 682 682 Baseline, simple transient model assuming 0 to peak transition in minimal 1 R5F clock cycle