SPRAD85D December 2024 – October 2025 AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1
The PDN target impedance values are provided for specific supply (VDD_CORE). The PDN target impedance values are not provided for other (all) supply rails since the target impedance calculation includes reference to the maximum current on the power rails and is dependent on use case.
For updates on the PDN target impedance supplies and values, see the following FAQs:
[FAQ] AM62A7 and AM62A7-Q1 Custom board hardware design – Collaterals to Get started
[FAQ] AM62D-Q1 Custom board hardware design – Collaterals to Get started
Look for PDN target impedance values (VDD_CORE).
For VDDS_DDR supply rail, using target impedance as the signoff criteria is not recommended. See the AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines which outlines all details of power aware SI/PI simulations that needs to be performed. The eye mask checks from the power aware simulations are the signoff criteria for VDDS_DDR.