16 Revision History
Changes from Revision C (June 2025) to Revision D (October 2025)
- Added section Processor-Specific SDKGo
- (Selection of Required Processor OPN (Orderable Part Number)): Added
Reading DEVICE_ID and Unique SOC (CPU) ID FAQGo
- Added section Processor Support for Secure Boot and Functional
SafetyGo
- Added section Schematic Design Guidelines and Schematic Review
Checklist - Processor Family Specific User's GuideGo
- (Power Supply): Added NoteGo
- (Integrated Power Architecture): Added more
informationGo
- (Discrete Power Architecture): Added more informationGo
- Added section Partial IO Support for CAN/GPIO/UART
WakeupGo
- (Custom Board Current Requirements Estimation and Supply Sizing): Added
information about PETGo
- (Processor Clock (Input and Output)): Added NoteGo
- (Processor Clocking (External Crystal or External Oscillator)): Added How to
Switch Back to External Clock After Clock Loss Detection FAQGo
- (JTAG (Joint Test Action Group)): Added NoteGo
- (Configuration (Processor) and Initialization (Processor and
Device)): Added NoteGo
- (Watchdog Timer): Added more informationGo
- (Processor - Peripherals Connection): Added
NoteGo
- Added section Supported Processor Cores and MCU
CoresGo
- (Media and Data Storage Interfaces (MMC0, MMC1, MMC2, OSPI0/QSPI0
and GPMC0)): Added more informationGo
- (General Connectivity Peripherals): Added more informationGo
- Added section Real-Time Clock (RTC) ModuleGo
- Added section SK or EVM Specific Circuit Implementation
(Reuse)Go
- (Interfacing of Processor IOs (LVCMOS or SDIO or
Open-Drain, Fail-Safe Type IO Buffers) and Performing
Simulations): Added NoteGo
- (Maximum Current Rating for Different Supply Rails): Added
NoteGo
- (Custom Board Design Schematic Capture): Added
NoteGo
- (Custom Board Design Schematic Review): Added Sitara MPU Hardware
Applications Support - Schematics review request FAQGo
- (Processor-Specific SK or EVM Board Layout): Added
FAQGo
- Added section Software Development Training (Academy) for
ProcessorsGo