SPRAD85D December 2024 – October 2025 AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1
The processor families support x1 instance of DDRSS. The currently supported memory interface using DDR subsystem (DDRSS) is LPDDR4. For data bus width, inline ECC support, speed and max addressable range selection, see the Memory Subsystem, DDR Subsystem section in the Features chapter of device-specific data sheet.
The allowed memory configurations are 1x 32-bit or 1x 16-bit.
1x 8-bit memory configuration is not allowed or valid configuration.
When using LPDDR4 memory, based on the application requirements, same memory device can be used with the AM64x, AM625 / AM623 / AM620-Q1 / AM625-Q1, AM62A7 / AM62A7-Q1 / AM62A3 / AM62A3-Q1 / AM62A1-Q1, AM62D-Q1, AM62P / AM62P-Q1 and AM62Lx processors due to the availability of 16-bit configuration support.
When the AM62A7 / AM62A7-Q1 / AM62A3 / AM62A3-Q1 / AM62A1-Q1 and AM62D-Q1 processor families are configured for 16-bit configuration, follow the DQS2, DQS3 and other unused signal connection recommendations shown in the 16-Bit, Single Rank LPDDR4 Implementation example of the AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines.
For connecting the DDRSS signals when not used, see the Pin Connectivity Requirements section of the device-specific data sheet.
For more information on LPDDR4 or DDR4 memory interface, see the following FAQ:
For more information, see the DDR Subsystem (DDRSS) section in the Memory Controllers chapter of the device-specific TRM.