SPRADA9C August 2024 – October 2025 AM62P , AM62P-Q1
The processor family supports x1 Camera Serial interface (CSI-RX, CSI-2, CSIRX0), x4 Lane with D-PHY (DPHY, DPHY_RX) and are MIPI CSI-2 v1.3 Compliant + MIPI D-PHY 1.2 compliant (CSIRX0). Supports up to x4 (1, 2, 3, or 4) Data Lane connection to D-PHY (DPHY_RX). For maximum supported data rate, see the Multimedia, Camera Serial interface (CSI-2) Receiver with Lane D-PHY section in the Features chapter of device-specific data sheet.
The DPHY_RX (CSI-RX) supports a x1 (single) clock lane and all the data lanes are clocked at the same frequency. The frame rate is determined by start-of-frame, end-of-frame signaling and allows handling the input sources with different frame rates per channel.
For connecting the CSIRX0 signals when not used (complete or partial), see the Pin Connectivity Requirements section of the device-specific data sheet.
For more information on CSIRX0, see the following FAQ:
The FAQ includes information related to the allowed data lane and clock lane swapping.
For more information, see the Camera Peripherals section in the Peripherals chapter of the device-specific TRM.