SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
Table 10-548 lists the memory-mapped registers for the MODSS_INTA_CFG. All register offset addresses not listed in Table 10-548 should be considered as reserved locations and the register contents should not be modified.
The Interrupt Aggregator Global Registers region is accessed by setting the cfg_rsel signal to 0 during the access. The address map for this region is as follows:
| Instance | Base Address |
|---|---|
| NAVSS0_MODSS_INTA0_CFG | 3080 0000h |
| NAVSS0_MODSS_INTA1_CFG | 3080 1000h |
| Offset | Acronym | Register Name | NAVSS0_MODSS_INTA0_CFG Physical Address | NAVSS0_MODSS_INTA1_CFG Physical Address |
|---|---|---|---|---|
| 0h | INTA_REVISION | Revision Register | 3080 0000h | 3080 1000h |
| 8h | INTA_INTCAP | Interrupt Capabilities | 3080 0008h | 3080 1008h |
| 10h | INTA_AUXCAP | Auxiliary Capabilities | 3080 0010h | 3080 1010h |
INTA_REVISION is shown in Figure 10-202 and described in Table 10-550.
Return to Summary Table.
The Revision Register contains the major and minor revisions for the module.
| Instance | Physical Address |
|---|---|
| NAVSS0_MODSS_INTA0_CFG | 3080 0000h |
| NAVSS0_MODSS_INTA1_CFG | 3080 1000h |
| 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
| RESERVED | |||||||||||||||
| R-X | |||||||||||||||
| 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
| RESERVED | |||||||||||||||
| R-X | |||||||||||||||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MODID | |||||||||||||||
| R-6696h | |||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| REVRTL | REVMAJ | CUSTOM | REVMIN | ||||||||||||
| R-Ah | R-1h | R-0h | R-0h | ||||||||||||
| LEGEND: R = Read Only; -n = value after reset |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 63-32 | RESERVED | R | X | |
| 31-16 | MODID | R | 6696h | Module ID field |
| 15-11 | REVRTL | R | Ah | RTL Revision. |
| 10-8 | REVMAJ | R | 1h | Major Revision |
| 7-6 | CUSTOM | R | 0h | Custom |
| 5-0 | REVMIN | R | 0h | Minor Revision |
INTA_INTCAP is shown in Figure 10-203 and described in Table 10-552.
Return to Summary Table.
The IntCap Register contains information on virtual interrupts.
| Instance | Physical Address |
|---|---|
| NAVSS0_MODSS_INTA0_CFG | 3080 0008h |
| NAVSS0_MODSS_INTA1_CFG | 3080 1008h |
| 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
| RESERVED | |||||||||||||||||||||||||||||||
| R-X | |||||||||||||||||||||||||||||||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| VINTR_CNT | SEVT_CNT | ||||||||||||||||||||||||||||||
| R-40h | R-400h | ||||||||||||||||||||||||||||||
| LEGEND: R = Read Only; -n = value after reset |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 63-32 | RESERVED | R | X | |
| 31-16 | VINTR_CNT | R | 40h | Virtual interrupt register/pin count |
| 15-0 | SEVT_CNT | R | 400h | Number of 'event to virt int' mapping registers |
INTA_AUXCAP is shown in Figure 10-204 and described in Table 10-554.
Return to Summary Table.
The AuxCap Register contains information on additional capabilities.
| Instance | Physical Address |
|---|---|
| NAVSS0_MODSS_INTA0_CFG | 3080 0010h |
| NAVSS0_MODSS_INTA1_CFG | 3080 1010h |
| 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
| RESERVED | MEVI_CNT | ||||||||||||||||||||||||||||||
| R-X | R-0h | ||||||||||||||||||||||||||||||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LEVI_CNT | GEVI_CNT | ||||||||||||||||||||||||||||||
| R-0h | R-0h | ||||||||||||||||||||||||||||||
| LEGEND: R = Read Only; -n = value after reset |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 63-48 | RESERVED | R | X | |
| 47-32 | MEVI_CNT | R | 0h | Number of multicast event registers |
| 31-16 | LEVI_CNT | R | 0h | Local input events for local to global translation |
| 15-0 | GEVI_CNT | R | 0h | Number of event counting registers |