SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
Figure 3-2 shows the WKUP_GPIOMUX_INTRTR0 integration.
Figure 9-18 WKUP_GPIOMUX_INTRTR0 IntegrationTable 9-42 through Table 9-44 summarize the WKUP_GPIOMUX_INTRTR0 integration.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| WKUP_GPIOMUX_INTRTR0 | WKUP_PSC0 | PD0 | LPSC0 | WKUP_CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| WKUP_GPIOMUX_INTRTR0 | WKUP_GPIOMUX_INTRTR0_FICLK | MCU_SYSCLK0/6 | WKUP_PLLCTRL0 | Module functional and interface clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| WKUP_GPIOMUX_INTRTR0 | WKUP_GPIOMUX_INTRTR0_RST | MOD_G_RST | LPSC0 | Module hardware reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| WKUP_GPIOMUX_INTRTR0 | WKUP_GPIOMUX_INTRTR0_OUTP_[31:16] | GIC0_SPI_[975:960] | COMPUTE_CLUSTER0 | Module interrupt outputs [31:0] | Pulse |
| R5FSS0_INTRTR0_IN_[503:488] | R5FSS0_INTRTR0 | ||||
| R5FSS1_INTRTR0_IN_[503:488] | R5FSS1_INTRTR0 | ||||
| WKUP_GPIOMUX_INTRTR0_OUTP_[15:8] | WKUP_ESM0_PLS_IN_[127:120] | WKUP_ESM0 | |||
| WKUP_GPIOMUX_INTRTR0_OUTP_[15:0] | MCU_R5FSS0_INTR_IN_[139:124] | MCU_R5FSS0 | |||
Table 9-44 lists only the WKUP_GPIOMUX_INTRTR0 interrupt outputs. The mapping of interrupt sources to WKUP_GPIOMUX_INTRTR0 interrupt inputs is presented in Section 9.4.1.2.