SLVSHH3A March 2025 – August 2025 DRV8263-Q1
PRODUCTION DATA
For the SPI variant, S_DIAG is a 2-bit setting in the CONFIG2 register. Depending on the mode, the configurations are summarized in the table below.
| S_DIAG bits | STANDBY state | ACTIVE state |
|---|---|---|
| Off-state diagnostics | On-state diagnostics | |
| 00b | Disabled | Available |
| 01b, 10b, 11b | Enabled | Available |
| S_DIAG bits | STANDBY state | ACTIVE state | ||
|---|---|---|---|---|
| Off-state diagnostics | Load Configuration | On-state diagnostics | IPROPI / ITRIP | |
| 00b | Disabled | Low-side load | Disabled | Available |
| 01b | Enabled(1) | Low-side load | Disabled | Available |
| 10b | Disabled | High-side load | Available | Disabled |
| 11b | Enabled(1) | High-side load | Available | Disabled |
In the SPI variant of the device, the settings can be changed anytime when SPI communication is available by writing to the S_DIAG bits. This change is immediately reflected.