SNAS880A December 2024 – October 2025 LMK3C0105
PRODUCTION DATA
R3 is shown in Table 8-6.
Return to the Summary Table.
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15:9 | FOD1_N_DIV | R/W | 0x0C | Integer Ratio of BAW frequency to FOD1 frequency. This field is stored in the EFUSE. |
| 8 | CH1_FOD_SEL | R/W | 0x0 |
Selects the FOD to use as the input source for Channel Divider 1. This field is stored in the EFUSE. 0h: FOD0. 1h: FOD1. |
| 7 | Reserved | R/W | 0x0 | Reserved, only write '0' to this field. |
| 6 | OUTCD_DISABLE_STATE | R/W | 0x0 |
When OUTC and OUTD are disabled, this bit selects whether the OUTC and OUTD pins are forced to GND or placed in a tri-state condition. This field is stored in the EFUSE. 0h: Forced to GND on disable. 1h: Placed in a tri-state condition on disable. |
| 5 | OUTAB_DISABLE_STATE | R/W | 0x0 |
When OUTA and OUTB are disabled, this bit selects whether the OUTA and OUTB pins are forced to GND or placed in a tri-state condition. This field is stored in the EFUSE. 0h: Forced to GND on disable. 1h: Placed in a tri-state condition on disable. |
| 4 | CH0_FOD_SEL | R/W | 0x0 |
Selects the FOD to use as the input source for Channel Divider 0. This field is stored in the EFUSE. 0h: FOD0. 1h: FOD1. |
| 3 | Reserved | R/W | 0x0 | Reserved, only write '0' to this field. |
| 2:0 | CH0_DIV | R/W | 0x4 |
Divider value for Channel Divider 0. This field is stored in the EFUSE. 0h: Channel Divider disabled. 1h: FOD / 2 2h: FOD / 4 3h: FOD / 6 4h: FOD / 8 5h: FOD / 10 6h: FOD / 20 7h: FOD / 40 |