SNAS880A December 2024 – October 2025 LMK3C0105
PRODUCTION DATA
In this mode, the configuration pins allow for selection of one of four one-time programmable (OTP) pages, as well as output format selection. I2C is not enabled in this mode, as the I2C pins are repurposed for OTP page selection. Table 7-1 shows the OTP page selected based on the state of the OTP_SEL0 and OTP_SEL1 pins. In OTP mode, the I2C_ADDR pin is ignored.
| OTP_SEL1 Pin | OTP_SEL0 Pin | OTP Page |
|---|---|---|
| Low | Low | 0 |
| Low | High | 1 |
| High | Low | 2 |
| High | High | 3 |
The EFUSE of the devices is permanently programmed and has OTP_BURNT(R0[0]) = 1. If a new configuration is desired, the configuration must be loaded through I2C on each start-up. Contact TI for creation of a custom OTP configuration.
The following fields can be unique between the four OTP pages. All other register settings are shared between the OTP pages:
When OTP_SEL1 or OTP_SEL0 pin state changes, the device automatically goes through a power cycle and reloads the new OTP page. The time elapsed from when pins 3 and 4 change to a stable state in the new OTP is no more than 1.5ms.