SNAS880A December 2024 – October 2025 LMK3C0105
PRODUCTION DATA
R0 is shown in Table 8-16.
Return to the Summary Table.
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15:10 | DIG_CLK_N_DIV | R/W | 0x02 | Digital State Machine clock rate. Derived from the FOD frequency sourced by the CH0_FOD_SEL multiplexer. The target for the frequency is 50MHz maximum. The actual divide value is the DIG_CLK_N_DIV value plus 2. This field is stored in the EFUSE. |
| 9:3 | FOD0_N_DIV | R/W | 0x0C | Integer Ratio of BAW frequency to FOD0 frequency. This field is stored in the EFUSE. |
| 2:1 | SUP_LVL_SEL | R/W |
0x0 (V33) 0x1 (V18) |
Operating voltage for core supply LDO. This field is factory programmed, and must not be overwritten with a different value than the programmed value. Supply voltage on VDD and VDDO pins must not exceed the selected voltage value + 10%. 0: 3.3V 1: 1.8V 2: 2.5V |
| 0 | OTP_BURNT | R/WL | 0x1 | Indicates that the EFUSE has been programmed. If this field is '1', the EFUSE is programmed. |