SNVSCM0A June 2025 – October 2025 LM51772-Q1
PRODUCTION DATA
The UVLO resistor divider need to be designed for turn-on below 7.8V. Selecting RUVLO,top = 44.2kΩ gives a UVLO hysteresis of 0.8V based on Equation 47. The lower UVLO resistor is selected using:
A standard value of 9.09kΩ is selected for RUVLO,bot.
When programming the UVLO threshold for lower input voltage operation, select MOSFETs with gate (Miller) plateau voltage lower than the minimum VIN.