SNVSCM0A June 2025 – October 2025 LM51772-Q1
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| V(VIN) | Input Voltage Sense | 0 | 48 | 55 | V |
| V(BIAS) | Bias Input Voltage Supply | 0 | 55 | V | |
| Input/Bias start-up voltage | 3.5 | V | |||
| Minimum voltage for PCM operation | 6 | V | |||
| V(VOUT) | Output Voltage Sense | 1 | 53.5 | 55 (3) | V |
| V(DRV1) | High voltage drive pin output | 0 | 55 | V | |
| ISNSP;ISNSN | 2.8 | 55 | V | ||
| R(SNS) | current limit sense resistor | 10 | mΩ | ||
| current limit sense resistor tolerance | –1 | 1 | % | ||
| C(VCC1) | VCC1 regulator output capacitance | 2 | µF | ||
| C(VCC2) | VCC2 regulator output capacitance | 6 | µF | ||
| VFB | FB Input | 0 | V(VCC2) | V | |
| VIL | Logic pin low-level (MODE, DTRK, SYNC, SDA, SCL) | 0.4 | V | ||
| VIH | Logic pin high-level (MODE, DTRK, SYNC, SDA, SCL) | 1.3 | V | ||
| FSW | Typical Switching Frequency | 100 | 2200 | kHz | |
| FSYNC | Synchronization switching Frequency range | 100 | 2200 | kHz | |
| TJ | Operating Junction Temperature(2) | –40 | 150 | °C |