SPRSP69D July 2023 – August 2025 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
PRODUCTION DATA
The following sections contain the SPI Controller Mode timings. For more information about the SPI in High-Speed mode, see the Serial Peripheral Interface (SPI) chapter of the TMS320F28P65x Real-Time Microcontrollers Technical Reference Manual.
All timing parameters for SPI High-Speed Mode assume a load capacitance of 5pF on SPICLK, SPIPICO, and SPIPOCI. In HS_MODE, a maximum clock of 50MHz is supported.
For more information about the SPI in High-Speed mode, see the Serial Peripheral Interface (SPI) chapter of the TMS320F28P65x Real-Time Microcontrollers Technical Reference Manual.
To use the SPI in High-Speed mode, the application must use the high-speed enabled GPIOs (see the High-Speed SPI Pin Muxing section). Table 6-29 lists the SPI clocks for supporting High-Speed Mode.
| SPI CLOCK | GPIO PIN NUMBER |
|---|---|
| SPICLKA | GPIO60 |
| SPICLKB | GPIO65 |
| SPICLKC | GPIO71 |
| SPICLKD | GPIO93 |