SWCS134A October 2017 – February 2025 TPS6508700
PRODUCTION DATA
PG_DELAY2 is shown in Figure 6-44 and described in Table 6-38.
Return to Summary Table.
Programmable Power Good delay for GPO1, GPO2, and GPO4 pins, measured from the moment when all VRs assigned to respective GPO reach their regulation range to Power Good assertion. This is an optional register as the PMIC can be programmed for system PG, level shifter or I2C controller GPO.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| GPO2_PG_DELAY[2:0] | GPO4_PG_DELAY[2:0] | GPO1_PG_DELAY[1:0] | |||||
| R/W-1h | R/W-0h | R/W-1h | |||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-5 | GPO2_PG_DELAY[2:0] | R/W | 1h | Programmable delay power good or level shifter for GPO2 pin. Measured from the moment when all rails grouped to this pin reach their regulation range. All values have ±10% variation. 0h = 0 ms 1h = 5 ms 2h = 10 ms 3h = 15 ms 4h = 20 ms 5h = 50 ms 6h = 75 ms 7h = 100 ms |
| 4-2 | GPO4_PG_DELAY[2:0] | R/W | 0h | Programmable delay power good or level shifter for GPO4 pin. Measured from the moment when all rails grouped to this pin reach their regulation range. All values have ±10% variation 0h = 0 ms 1h = 5 ms 2h = 10 ms 3h = 15 ms 4h = 20 ms 5h = 50 ms 6h = 75 ms 7h = 100 ms |
| 1-0 | GPO1_PG_DELAY[1:0] | R/W | 1h | Programmable delay power good or level shifter for GPO1 pin. Measured from the moment when all rails grouped to this pin reach their regulation range. All values have ±10% variation 0h = 0 ms 1h = 5 ms 2h = 10 ms 3h = 15 ms |