TPS657120

활성

RF 프론트 엔드 전원 관리 IC(PMIC)

제품 상세 정보

Regulated outputs (#) 5 Configurability Factory programmable, Software configurable Vin (min) (V) 2 Vin (max) (V) 5.5 Vout (min) (V) 0.8 Vout (max) (V) 3.6 Iout (max) (A) 2.5 Features Power good, Power sequencing Step-up DC/DC converter 0 Step-down DC/DC converter 3 Step-down DC/DC controller 0 Step-up DC/DC controller 0 LDO 2 Iq (typ) (mA) 0.06 Rating Catalog Switching frequency (max) (kHz) 2600 Operating temperature range (°C) -40 to 85 Processor supplier NVIDIA Processor name Tegra Shutdown current (ISD) (typ) (µA) 55 Switching frequency (typ) (kHz) 2400
Regulated outputs (#) 5 Configurability Factory programmable, Software configurable Vin (min) (V) 2 Vin (max) (V) 5.5 Vout (min) (V) 0.8 Vout (max) (V) 3.6 Iout (max) (A) 2.5 Features Power good, Power sequencing Step-up DC/DC converter 0 Step-down DC/DC converter 3 Step-down DC/DC controller 0 Step-up DC/DC controller 0 LDO 2 Iq (typ) (mA) 0.06 Rating Catalog Switching frequency (max) (kHz) 2600 Operating temperature range (°C) -40 to 85 Processor supplier NVIDIA Processor name Tegra Shutdown current (ISD) (typ) (µA) 55 Switching frequency (typ) (kHz) 2400
DSBGA (YFF) 30 5.71999999999999912 mm² 2.2 x 2.5999999999999996
  • 3 Step-Down Converters:
    • VIN Range From 2.8 V to 5.5 V
    • Power Save Mode at Light Load Current
    • Output Voltage Accuracy in PWM Mode ±2%
    • Typical 16-µA Quiescent Current per DCDC1
      and DCDC2 Converter
    • Typical 26-µA Quiescent Current for DCDC3
      Converter
    • Dynamic Voltage Scaling
    • 100% Duty Cycle for Lowest Dropout
  • 2 LDOs:
    • 2 × 10-mA Output Current
    • Low Noise RF-LDOs
    • Output Voltage Range 1.2 V to 3.4 V
    • 32-µA Quiescent Current
    • Pre-Regulation Support by Separate Power
      Inputs
    • ECO mode
    • VIN Range of LDOs:
      • LDO1: 2.0 V to 5.5 V
      • LDO2: 2.8 V to 5.5 V
  • 2 GPIOs
  • Thermal Shutdown
  • Bypass Switch
    • Used with DCDC3 Powering an RF-PA
  • Interface
    • 26 MHz-MIPI RFFE Interface
  • Undervoltage Lockout
  • Flexible Power-Up and Power-Down Sequencing
  • 2.5-mm × 2.3-mm DSBGA Package with 0.4-mm
    Pitch
  • 3 Step-Down Converters:
    • VIN Range From 2.8 V to 5.5 V
    • Power Save Mode at Light Load Current
    • Output Voltage Accuracy in PWM Mode ±2%
    • Typical 16-µA Quiescent Current per DCDC1
      and DCDC2 Converter
    • Typical 26-µA Quiescent Current for DCDC3
      Converter
    • Dynamic Voltage Scaling
    • 100% Duty Cycle for Lowest Dropout
  • 2 LDOs:
    • 2 × 10-mA Output Current
    • Low Noise RF-LDOs
    • Output Voltage Range 1.2 V to 3.4 V
    • 32-µA Quiescent Current
    • Pre-Regulation Support by Separate Power
      Inputs
    • ECO mode
    • VIN Range of LDOs:
      • LDO1: 2.0 V to 5.5 V
      • LDO2: 2.8 V to 5.5 V
  • 2 GPIOs
  • Thermal Shutdown
  • Bypass Switch
    • Used with DCDC3 Powering an RF-PA
  • Interface
    • 26 MHz-MIPI RFFE Interface
  • Undervoltage Lockout
  • Flexible Power-Up and Power-Down Sequencing
  • 2.5-mm × 2.3-mm DSBGA Package with 0.4-mm
    Pitch

The TPS657120 provides three configurable step-down converters with up to 2-A output current.This device also has 2 LDO regulators. LDO1 can be supplied from either the input voltage directly or from a pre-regulated supply such as DCDC1 or DCDC2. The input voltage to LDO2 is used as an analog supply input and therefore must be tied to the input voltage at the same voltage level with VINDCDC1/2 and VINDCDC3. The internal power-up and power-down controller is configurable and can support any power-up/power-down sequences (OTP based). All LDOs and DCDC converters are controllable by a MIPI RFFE compatible interface, by pins PWRON, CLK_REQ1 and CLK_REQ2, or both. In addition, there is a nRESET as well as a RFFE address select (ADR_SELECT) input which can alternatively be used as general purpose I/Os with a 1-mA sink capability. The TPS657120 comes in a 6-ball × 5-ball DSBGA package (2.5 mm × 2.3 mm) with a 0.4-mm pitch.

The TPS657120 provides three configurable step-down converters with up to 2-A output current.This device also has 2 LDO regulators. LDO1 can be supplied from either the input voltage directly or from a pre-regulated supply such as DCDC1 or DCDC2. The input voltage to LDO2 is used as an analog supply input and therefore must be tied to the input voltage at the same voltage level with VINDCDC1/2 and VINDCDC3. The internal power-up and power-down controller is configurable and can support any power-up/power-down sequences (OTP based). All LDOs and DCDC converters are controllable by a MIPI RFFE compatible interface, by pins PWRON, CLK_REQ1 and CLK_REQ2, or both. In addition, there is a nRESET as well as a RFFE address select (ADR_SELECT) input which can alternatively be used as general purpose I/Os with a 1-mA sink capability. The TPS657120 comes in a 6-ball × 5-ball DSBGA package (2.5 mm × 2.3 mm) with a 0.4-mm pitch.

다운로드 스크립트와 함께 비디오 보기 동영상

기술 문서

star =TI에서 선정한 이 제품의 인기 문서
검색된 결과가 없습니다. 검색어를 지우고 다시 시도하십시오.
모두 보기1
유형 직함 날짜
* Data sheet TPS657120 PMU for Baseband and RF-PA Power datasheet (Rev. A) PDF | HTML 2015/12/31

설계 및 개발

추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.

패키지 다운로드
DSBGA (YFF) 30 옵션 보기

주문 및 품질

포함된 정보:
  • RoHS
  • REACH
  • 디바이스 마킹
  • 납 마감/볼 재질
  • MSL 등급/피크 리플로우
  • MTBF/FIT 예측
  • 물질 성분
  • 인증 요약
  • 지속적인 신뢰성 모니터링
포함된 정보:
  • 팹 위치
  • 조립 위치

지원 및 교육

TI 엔지니어의 기술 지원을 받을 수 있는 TI E2E™ 포럼

콘텐츠는 TI 및 커뮤니티 기고자에 의해 "있는 그대로" 제공되며 TI의 사양으로 간주되지 않습니다. 사용 약관을 참조하십시오.

품질, 패키징, TI에서 주문하는 데 대한 질문이 있다면 TI 지원을 방문하세요. ​​​​​​​​​​​​​​

동영상