現在提供此產品的更新版本
功能與所比較的裝置相似
ADC10080
- Single +3.0V Operation
- Selectable Full-Scale Input Swing
- 400 MHz −3 dB Input Bandwidth
- Low Power Consumption
- Standby Mode
- On-Chip Reference and Sample-and-Hold Amplifier
- Offset Binary or Two’s Complement Data Format
- Separate Adjustable Output Driver Supply
Key Specifications
- Resolution: 10 Bits
- Conversion Rate: 80 MSPS
- Full Power Bandwidth: 400 MHz
- DNL: ±0.25 LSB (typ)
- SNR (fIN = 10 MHz): 59.5 dB (typ)
- SFDR (fIN = 10 MHz): −78.7 dB (typ)
- Power Consumption, 80 Msps: 78.6 mW
The ADC10080 is a monolithic CMOS analog-to-digital converter capable of converting analog input signals into 10-bit digital words at 80 Megasamples per second (MSPS). This converter uses a differential, pipeline architecture with digital error correction and an on-chip sample-and-hold circuit to provide a complete conversion solution and to minimize power consumption, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 400 MHz. Operating on a single 3.0V power supply, this device consumes just 78.6 mW at 80 MSPS, including the reference current. The Standby feature reduces power consumption to just 15 mW.
The differential inputs provide a full scale selectable input swing of 2.0 VP-P, 1.5 VP-P, 1.0 VP-P, with the possibility of a single-ended input. Full use of the differential input is recommended for optimum performance. An internal +1.2V precision bandgap reference is used to set the ADC full-scale range, and also allows the user to supply a buffered referenced voltage for those applications requiring increased accuracy. The output data format is user choice of offset binary or two’s complement.
This device is available in the 28-lead TSSOP package and will operate over the industrial temperature range of −40°C to +85°C.
技術文件
類型 | 標題 | 日期 | ||
---|---|---|---|---|
* | Data sheet | ADC10080 10-Bit, 80 MSPS, 3V, 78.6 mW A/D Converter datasheet (Rev. H) | 2013年 3月 4日 | |
User guide | ADC10040/65/80 10-Bit, 40/65/80 MSPS, 3 Volt, 55.5/68.5/78.6 mW ADC User Guide | 2012年 2月 20日 | ||
White paper | High Perf, Scalable ADC Solves Many Circuit Prob W/out Expense of Pwr | 2003年 11月 1日 |
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
TSSOP (PW) | 28 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點
建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。