SBASAO8 June 2025 DAC39RF20
ADVANCE INFORMATION
Refer to the PDF data sheet for device specific package drawings
The PLL output frequency is determined by the reference clock frequency (FRX = FVCO/2) and PLL multiplication factor, as detailed in Reference Clock. However, the PLL output frequency operates only over a limited range, so the RATE setting is provided to support a wide range of line rates.
The relationship between line rate (FBIT) and VCO frequency (FVCO) depends on the user-defined RATE setting, as listed in Table 7-34.
| RATE Field | Description | Line Rate | Supported Line Rate |
|---|---|---|---|
| 0 | Full Rate | 2 * FVCO | 16.25Gbps – 32.5Gbps |
| 1 | Half Rate | 1 * FVCO | 8.125Gbps – 16.25Gbps |
| 2 | Quarter Rate | 0.5 * FVCO | 4.0625Gbps – 8.125Gbps |
| 3 | Eight Rate | 0.25 * FVCO | 2.03125Gbps – 4.0625Gbps |
| 4 | Sixteenth Rate | 0.125 * FVCO | 1.015625Gbps – 2.03125Gbps |