SBASAO8 June 2025 DAC39RF20
ADVANCE INFORMATION
Refer to the PDF data sheet for device specific package drawings
The SYSREF input period must be an integer multiple of all clocks in the part, including the LMFC/LEMC. The following table depicts the requirements for the SYSREF period:
| Requirements on SYSREF Period |
|---|
| SYSREF period must be a multiple of 32 DACCLK cycles. |
| SYSREF period must be a multiple of LT DACCLK cycles. This requirement only applies when the JESD204C interface is enabled.1 |
| SYSREF period must be a multiple of 8*LT*S/GCD(8*LT*S,F) DACCLK cycles. This requirement only applies when the JESD204C interface is enabled.1 |
| SYSREF period must be a multiple of LT*S*K DACCLK cycles. This requirement only applies when the JESD204C interface is enabled1and (SUBCLASS = 1) |
| SYSREF period must be a multiple of 32*(TRIGC_DIV+1) DACCLK cycles. This requirement only applies when TRIG_TYPEn = 4 or 6 (for any n). |
SYSREF_ALIGN_EN must be set for any clocks to realign to SYSREF edges.