SNVSCF2 November 2025 LM65680
PRODUCTION DATA
Upon detection of a valid synchronization signal, the LM65680/60/40 inititates a clock locking procedure. After approximately 2048 pulses, the internal oscillator frequency changes to the frequency of the synchronization signal. While the frequency adjusts suddenly, the LM65680/60/40 maintain the phase such that the clock cycle lying between operation at the free-running and synchronization frequencies is of intermediate length. There are no very long or very short pulses. Once the frequency locks, the phase adjusts over tens of cycles such that rising synchronization edges correspond to switch-node rising pulses. Refer to Figure 7-5.