SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There is one ENCODER module integrated in the device MAIN domain. Figure 1-1 shows the integration of ENCODER module.
Figure 6-43 ENCODER
IntegrationTable 6-95 through Table 6-97 summarize the integration of ENCODER in the device MAIN domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| ENCODER0 | PSC0 | PD27 | LPSC101 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| ENCODER0 | ENCODER0_FICLK | MAIN_PLL5_HSDIV0_CLKOUT | PLL5 | ENCODER0 interface and functional clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| ENCODER0 | ENCODER0_RST | MOD_G_RST | LPSC101 | ENCODER0 asynchronous module reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| ENCODER0 | ENCODER0_IRQ_0 | GIC500_SPI_IN_213 | COMPUTE_CLUSTER0 | ENCODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level |
| MAIN2MCU_LVL_INTRTR0_IN_253 | MAIN2MCU_LVL_INTRTR0 | ENCODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||
| R5FSS0_CORE0_INTR_IN_88 | R5FSS0_CORE0 | ENCODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||
| R5FSS0_CORE1_INTR_IN_88 | R5FSS0_CORE1 | ENCODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||
| R5FSS1_CORE0_INTR_IN_88 | R5FSS1_CORE0 | ENCODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||
| R5FSS1_CORE1_INTR_IN_88 | R5FSS1_CORE1 | ENCODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||