SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes the C71SS integration in the device, including information about clocks, resets, and hardware requests.
Figure 6-35 shows the C71SS0 integration.
Figure 6-35 C71SS0 IntegrationTable 6-84 through Table 6-85 summarize the C71SS integration.
| Module Instance | Attributes | ||||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | ||
| C71SS0 | PSC0 | PD12 | LPSC74 | CBASS0(1) | |
| Clocks | |||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description | |
| C71SS0 | C71SS0_CLK | MAIN_PLL7_HSDIV0_CLKOUT | PLL7 | C71SS0 main functional clock | |
| Resets | |||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description | |
| C71SS0 | C71SS0_RST | MOD_G_RST | LPSC74 | C71SS0 hardware reset | |