SFFS624B March 2024 – August 2025 MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1
In this method, DMA channels in use are periodically triggered after changing the source address to flash and destination address to SRAM. Known data is transferred from flash to SRAM and the data in SRAM is compared to the data in flash. In addition, a timer can be set up to monitor completion within a reasonable time.