SFFS624B March 2024 – August 2025 MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1
The 12-bit buffered digital-to-analog converter (DAC) in these devices converts a digital input value into an analog voltage to a buffered output channel. The DAC supports the following key features:
| Safety Mechanism | Description | Faults | Failure Modes |
|---|---|---|
| DAC1 | Periodic software read back of static configuration registers | Targeted toward configuration registers in DAC. |
| DAC2 | DAC to ADC Loopback | Targeted toward testing DAC functioning using ADC. |
| DAC3 | FIFO underrun interrupt | Targeted toward FIFO control logic related faults and interrupt logic related faults. |