SLAAEF9A November 2023 – May 2025 MSPM0C1104 , MSPM0G3507 , MSPM0H3216 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1306 , MSPM0L2227 , MSPM0L2227-Q1 , MSPM0L2228 , MSPM0L2228-Q1
RL78 and MSPM0 have different event management structures and features. The comparison of Section 3.6.2 and Section 3.6.3 is shown in Table 3-12.
| Features | RL78 | MSPM0 | |
|---|---|---|---|
| Publisher | Peripheral | peripheral | |
| Subscriber | CPU, DMA trigger, peripheral | CPU, DMA trigger, peripheral | |
| Management Style | peripheral → CPU | Interrupt control circuit | Event manager |
| peripheral → DMA | DMA controller (1) | ||
| peripheral → peripheral | Event Link Controller (1) | ||
| Route Type | point-to-point (1:1) | point-to-point | |
| point-to-two (splitter) (2) | |||