SNLA239D May 2021 – April 2025 DP83867CR , DP83867CS , DP83867E , DP83867IR , DP83867IS , DP83869HM
Table 6-1 lists the Ethernet compliance tests for DP8386x.
| TEST | REGISTER CONFIGURATION (IN Appendix B) |
|---|---|
| 1000BASE-T | |
| Template | 1000 BASE Test Mode 1 |
| Peak Voltage | |
| Droop | |
| Jitter Master Unfiltered | 1000 Base Test Mode 2 |
| Distortion | 1000 Base Test Mode 4 |
| Common Mode Voltage | |
Common Mode Rejection | |
| Return Loss | |
| 100BASE-TX | |
| Template | 100 Base Standard |
| Differential Output Voltage | |
| Signal Amplitude Symmetry | |
| Rise and Fall Time | |
| Waveform Overshoot | |
| Jitter | |
| Duty Cycle Distortion | |
Common Mode Voltage | |
Common Mode Rejection | |
| Return Loss | |
| 10BASE-Te | |
| Link Pulse | 10 Base Link Pulse |
| TP_IDL | 10 Base Standard |
| MAU, Internal | |
| Jitter with TPM | |
| Jitter without TPM | |
| Differential Voltage | |
| Common Mode Voltage | |
Common Mode Rejection | |
| Return Loss | |
| Harmonic Content | |