SNLS779A
July 2025 – November 2025
DP83TC815-Q1
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Device Comparison Table
5
Pin Configuration and Functions
5.1
Pin Power Domain
5.2
Pin States
5.3
Pin Multiplexing
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Timing Diagrams
6.8
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
IEEE802.1AS Features
7.3.1.1
PTP Clock Configuration
7.3.1.1.1
PTP Reference Clock
7.3.1.1.2
PTP Synchronized Clock (Wall Clock)
7.3.1.1.2.1
PTP Time Read or Write
7.3.1.1.2.2
PTP Clock Initialization
7.3.1.1.2.3
PTP Clock Adjustment
7.3.1.1.2.4
PTP Clock Output
7.3.1.1.2.4.1
One Pulse Per Second (PPS) Output
7.3.1.1.3
PTP Time Registers
7.3.1.2
Packet Timestamps
7.3.1.2.1
Transmit (Egress) Packet Parser and Timestamp
7.3.1.2.2
Receive (ingress) Packet Parser and Timestamp
7.3.1.2.3
PTP Transmit and Receive Timestamp Registers
7.3.1.3
Event Triggering and Timestamping
7.3.1.3.1
Event Triggering (Output)
7.3.1.3.1.1
Trigger Initialization
7.3.1.3.2
Event Timestamp (Input)
7.3.1.3.2.1
Timestamp Storage and Reading
7.3.1.3.3
Event Capture and Output Trigger Registers
7.3.1.4
PTP Interrupts
7.3.1.5
PTP I/O Configuration
7.3.2
TC10 Sleep Wake-up
7.3.2.1
Functions of the PHY for TC10 Support
7.3.2.1.1
Transition from Sleep to Wake-up Mode
7.3.2.1.1.1
Local Wake Detection
7.3.2.1.1.2
WUP Transmission and Reception
7.3.2.1.2
Wake Forwarding
7.3.2.1.3
Transition to Sleep - Sleep Negotiation
7.3.2.1.3.1
Sleep Ack
7.3.2.1.3.2
Sleep Request
7.3.2.1.3.3
Sleep Silent
7.3.2.1.3.4
Sleep Fail
7.3.2.1.3.5
Sleep
7.3.2.1.3.6
Force Sleep
7.3.2.2
Power Supply Networks for Sleep Applications
7.3.2.3
Configuration for Non-TC10 Applications
7.3.2.4
Miscellaneous Sleep Features
7.3.2.5
Fast Wake-up
7.3.3
PPM Monitor
7.3.4
Clock Dithering
7.3.5
Output Slew Control
7.3.6
Diagnostic Tool Kit
7.3.6.1
Signal Quality Indicator
7.3.6.2
Electrostatic Discharge Sensing
7.3.6.3
Time Domain Reflectometry
7.3.6.4
Voltage Sensing
7.3.6.5
Temperature Sensing
7.3.7
BIST and Loopback Modes
7.3.7.1
Data Generator and Checker
7.3.7.2
xMII Loopback
7.3.7.3
PCS Loopback
7.3.7.4
Digital Loopback
7.3.7.5
Analog Loopback
7.3.7.6
Reverse Loopback
7.3.8
Compliance Test Modes
7.3.8.1
Test Mode 1
7.3.8.2
Test Mode 2
7.3.8.3
Test Mode 4
7.3.8.4
Test Mode 5
7.4
Device Functional Modes
7.4.1
Power Modes
7.4.1.1
Power Down
7.4.1.2
Reset
7.4.1.3
Standby
7.4.1.4
Normal
7.4.1.5
Sleep
7.4.2
Media Dependent Interface
7.4.2.1
100BASE-T1 Leader and 100BASE-T1 Follower Configuration
7.4.2.2
Auto-Polarity Detection and Correction
7.4.2.3
Jabber Detection
7.4.2.4
Interleave Detection
7.4.3
MAC Interfaces
7.4.3.1
Media Independent Interface
7.4.3.2
Reduced Media Independent Interface
7.4.3.3
Reduced Gigabit Media Independent Interface
7.4.3.4
Serial Gigabit Media Independent Interface
7.4.4
Serial Management Interface
7.4.4.1
Extended Register Space Access
7.4.4.2
Write Operation (No Post Increment)
7.4.4.3
Read Operation (No Post Increment)
7.4.4.4
Write Operation (Post Increment)
7.4.4.5
Read Operation (Post Increment)
7.5
Programming
7.5.1
Strap Configuration
7.5.1.1
LED Configuration
8
Register Maps
8.1
Register Access Summary
8.2
DP83TC815 Registers
9
Application and Implementation
9.1
Application Information
9.2
Typical Applications
9.2.1
Design Requirements
9.2.1.1
Physical Medium Attachment
9.2.1.1.1
Common-Mode Choke Recommendations
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
9.3
Power Supply Recommendations
9.4
Layout
9.4.1
Layout Guidelines
9.4.1.1
Signal Traces
9.4.1.2
Return Path
9.4.1.3
Metal Pour
9.4.1.4
PCB Layer Stacking
9.4.2
Layout Example
10
Device and Documentation Support
10.1
Device Support
10.1.1
Third-Party Products Disclaimer
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Trademarks
10.5
Electrostatic Discharge Caution
10.6
Glossary
11
Revision History
12
Mechanical, Packaging, and Orderable Information
1
Features
IEEE802.3bw compliant 100BASE-T1 PHY
AEC-Q100 qualified for automotive applications:
Temperature grade 1: –40°C to +125°C, T
A
IEEE 802.1AS time synchronization
Highly accurate 1pps signal
Synchronization jitter: < ±15ns (options to reduce to ±1ns)
Synchronization offset: < ±30ns
Multiple IOs for event capture and trigger
OA TC-10 compliant sleep, wake up
Robust EMC performance
IEC62228-5, OA EMC compliant
IEC61000-4-2 ESD level 4 MDI: ±8kV CD
SAE J2962-3 EMC compliant
39dBm DPI immunity with ±5% asymmetry
< 4dBμV radiated emissions in GPS and glonass bands
Stripline emissions: class-II compliant
MAC Interfaces: MII, RMII, RGMII
, SGMII
Footprint compatible with TI's 100BASE-T1, 1000BASE-T1 PHY
- with BOM options
48V ready: VBAT transients to MDI up to +/– 70V
Diagnostic tool kit
Signal quality indication (SQI) and time domain reflectometry (TDR)
Voltage, temperature, and ESD sensors
PPM monitor: provides external clock ppm drift (up to ±100ppb accuracy)
Single 3.3V supply capability