SPRSP52C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| OSPI Instance | MODE | OSPI_PHY_CONFIGURATION_REG BIT FIELD | DELAY VALUE |
|---|---|---|---|
| OSPI0 | 1.8V | PHY_CONFIG_TX_DLL_DELAY_FLD | 0x41 |
| 3.3V | PHY_CONFIG_TX_DLL_DELAY_FLD | 0x46 | |
| 1.8V DQS | PHY_CONFIG_RX_DLL_DELAY_FLD | 0x16 | |
| 3.3V DQS | PHY_CONFIG_RX_DLL_DELAY_FLD | 0x3E | |
| Non-PHY mode | PHY_CONFIG_RX_DLL_DELAY_FLD | 0x0 | |
| OSPI1 | 1.8V | PHY_CONFIG_TX_DLL_DELAY_FLD | 0x44 |
| 3.3V | PHY_CONFIG_TX_DLL_DELAY_FLD | 0x4C | |
| 1.8V DQS | PHY_CONFIG_RX_DLL_DELAY_FLD | 0x16 | |
| 3.3V DQS | PHY_CONFIG_RX_DLL_DELAY_FLD | 0x40 | |
| Non-PHY mode | PHY_CONFIG_RX_DLL_DELAY_FLD | 0x0 |
| NO. | MODE | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|---|
| O15 | tsu(D-LBCLK) | Setup time, D[i:0](1) valid before active LBCLK (DQS) edge | 1.8V, External Board Loopback | 0.52 | ns | |
| 3.3V, External Board Loopback | 1.97 | ns | ||||
| O16 | th(LBCLK-D) | Hold time, D[i:0](1) valid after active LBCLK (DQS) edge | 1.8V, External Board Loopback | 1.24 (2) | ns | |
| 3.3V, External Board Loopback | 1.44 (2) | ns | ||||
| O17 | tsu(D-DQS) | Setup time, D[i:0](1) valid before active DQS edge | 1.8V, DQS | -0.46 | ns | |
| 3.3V, DQS | -0.66 | ns | ||||
| O18 | th(DQS-D) | Hold time, D[i:0](1) valid after active DQS edge | 1.8V, DQS | 3.59 | ns | |
| 3.3V, DQS | 8.89 | ns | ||||
Figure 6-89 OSPI Timing
Requirements - DDR, External Loopback Clock and DQS