SLASFC6A August 2024 – August 2025 TAS2120
PRODUCTION DATA
During power-up sequencing, the power-on-reset circuit (POR) monitors the VDD and IOVDD pins and holds device in reset (including all the configuration registers) until the supplies are valid. Any supply voltage dip on VDD or IOVDD below the UVLO voltage thresholds resets the device immediately along with all the register configurations.
During operation modes, the device monitors internal device status and fault conditions and can notify the host of error and status conditions using the IRQZ interrupt pin and internal I2C based interrupt registers. The interrupt generation in IRQZ pin can be masked by configuring the corresponding Interrupt mask register bit.| Category | Interrupt | Interrupt Mask register bit | Default Mask status | Interrupt Latched status bit |
|---|---|---|---|---|
| Limiter & Brown out protection Section 6.4.2.4 | Brownout detected | INT_MASK0[3] | Not Masked | INT_LTCH0[3] |
| BOP Active | INT_MASK0[2] | Not Masked | INT_LTCH0[2] | |
| BOP infinite hold | INT_MASK0[7] | Not Masked | INT_LTCH0[7] | |
| Limiter Active | INT_MASK0[4] | Not Masked | INT_LTCH0[4] | |
| Limiter attenuation | INT_MASK0[6] | Not Masked | INT_LTCH0[6] | |
| Supply below inflection point | INT_MASK0[5] | Not Masked | INT_LTCH0[5] | |
| Supply Voltage MonitorsSection 6.4.7 | PVDD Over voltage | INT_MASK3[2] | Not Masked | INT_LTCH3[2] |
| PVDD Under voltage | INT_MASK1[7] | Not Masked | INT_LTCH1[7] | |
| VBAT2S supply under voltage | INT_MASK1[6] | Not Masked | INT_LTCH1[6] | |
| VBAT supply under voltage | INT_MASK4[7] | Not Masked | INT_LTCH4[7] | |
| Thermal protectionSection 6.4.8 | Thermal warning at 135C | INT_MASK1[4] | Masked | INT_LTCH1[4] |
| Thermal warning at 125C | INT_MASK1[3] | Masked | INT_LTCH1[3] | |
| Thermal warning at 115C | INT_MASK1[2] | Masked | INT_LTCH1[2] | |
| Thermal warning at 105C | INT_MASK1[1] | Masked | INT_LTCH1[1] | |
| Over temperature error | INT_MASK3[7] | Not Masked | INT_LTCH3[7] | |
| Clock protectionSection 6.4.9.1 | Watchdog expiry | INT_MASK2[7] | Not Masked | INT_LTCH2[7] |
| Frame out of sync | INT_MASK2[5] | Masked | INT_LTCH2[5] | |
| PLL clock error | INT_MASK2[4] | Not Masked | INT_LTCH2[4] | |
| TDM clock error | INT_MASK2[3] | Masked | INT_LTCH2[3] | |
| Pre-Power-up Clock error | INT_MASK4[2] | Not Masked | INT_LTCH4[2] | |
| Clock ratio change error | INT_MASK2[2] | Masked | INT_LTCH2[2] | |
| Fs change error | INT_MASK2[1] | Masked | INT_LTCH2[1] | |
| Fs invalid error | INT_MASK2[0] | Masked | INT_LTCH2[0] | |
| Frame out of sync | INT_MASK2[5] | Masked | INT_LTCH2[5] | |
| Internal PLL Clock error | INT_MASK2[4] | Not Masked | INT_LTCH2[4] | |
| Digital watchdog | INT_MASK2[7] | Not Masked | INT_LTCH2[7] | |
| Other Protections & Status | Class-D Over current error | INT_MASK3[3] | Not Masked | INT_LTCH3[3] |
| Device Active | INT_MASK0[1] | Masked | INT_LTCH0[1] |