SBOS527G December 2010 – September 2025 TMP411-Q1 , TMP411D-Q1
PRODUCTION DATA
When bit 7 of the Consecutive Alert Register is set high, the TMP411-Q1 and TMP411D-Q1 time-out function is enabled. The TMP411-Q1 and TMP411D-Q1 reset the serial interface if either SCL or SDA is held low for 30ms (typical) between a START and STOP condition. If the TMP411-Q1 and TMP411D-Q1 devices are holding the bus low, the devices release the bus and wait for a START condition. Maintaining a communication speed of at least 1kHz for the SCL operating frequency is necessary to avoid activating the timeout function. The default state of the timeout function is enabled (bit 7 = high).