SBOS527G December 2010 – September 2025 TMP411-Q1 , TMP411D-Q1
PRODUCTION DATA
| FAST MODE | HIGH-SPEED MODE | UNIT | |||||
|---|---|---|---|---|---|---|---|
| MIN | MAX | MIN | MAX | ||||
| f(SCL) | SCL operating frequency | 0.001 | 0.4 | 0.001 | 3.4 | MHz | |
| t(BUF) | Bus free time between STOP and START condition | 600 | 160 | ns | |||
| t(HDSTA) | Hold time after repeated START condition. After this period, the first clock is generated. | 100 | 100 | ns | |||
| t(SUSTA) | Repeated START condition setup time | 100 | 100 | ns | |||
| t(SUSTO) | STOP condition setup time | 100 | 100 | ns | |||
| t(HDDAT) | Data hold time | 0(1) | 0(2) | ns | |||
| t(SUDAT) | Data setup time | TMP411-Q1 (Legacy chip) | 100 | 10 | ns | ||
| TMP411-Q1 (New chip) TMP411D-Q1 | 100 | 20 | |||||
| t(LOW) | SCL clock LOW period | 1300 | 160 | ns | |||
| t(HIGH) | SCL clock HIGH period | 600 | 60 | ns | |||
| tF | Clock and data fall time | 300 | 160 | ns | |||
| tR | Clock and data rise time | 300 | 160 | ns | |||
| SCLK ≤ 100kHz | 1000 | ns | |||||