SBASAX3A May 2025 – September 2025 ADS9326 , ADS9327
PRODUCTION DATA
The ADS932x features an SPI-compatible serial interface with 1-lane, 2-lane, and 4-lane options for the data output. Table 7-5 shows the register settings to configure the number of output data lanes and the corresponding ADC conversion data output on each serial data output pin.
| NUMBER OF OUTPUT DATA LANES | NUM_DATA_LANES REGISTER VALUE | SERIAL DATA OUTPUT PIN | ADC CONVERSION DATA OUTPUT |
|---|---|---|---|
| 4 lanes | 000b | D3 | ADC A[15:8] |
| D2 | ADC A[7:0] | ||
| D1 | ADC B[15:8] | ||
| D0 | ADC B[7:0] | ||
| 2 lanes | 101b | D3 | ADC A[15:0] |
| D2 | Hi-Z | ||
| D1 | ADC B[15:0] | ||
| D0 | Hi-Z | ||
| 1 lane | 110b | D3 | ADC A[15:0], 0x00, ADC B[15:0], 0x00 |
| D2 | Hi-Z | ||
| D1 | Hi-Z | ||
| D0 | Hi-Z |