SLLSFR8B September 2025 – January 2026 TCAN5102-Q1
ADVANCE INFORMATION
IO_RE_1 is shown in Figure 7-41 and described in Table 7-80.
Return to the Summary Table.
GPIO resistor enable
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RSVD | GPIO12_RE | GPIO11_RE | GPIO10_RE | GPIO9_RE | GPIO8_RE | ||
| R-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-5 | RSVD | R | 0h | |
| 4 | GPIO12_RE | R/W | 0h | 0h = No bias resistor is connected to pin 1h = Bias resistor is connected to pin according IO_PU |
| 3 | GPIO11_RE | R/W | 0h | 0h = No bias resistor is connected to pin 1h = Bias resistor is connected to pin according IO_PU |
| 2 | GPIO10_RE | R/W | 0h | 0h = No bias resistor is connected to pin 1h = Bias resistor is connected to pin according IO_PU |
| 1 | GPIO9_RE | R/W | 0h | 0h = No bias resistor is connected to pin 1h = Bias resistor is connected to pin according IO_PU |
| 0 | GPIO8_RE | R/W | 0h | 0h = No bias resistor is connected to pin 1h = Bias resistor is connected to pin according IO_PU |