SLLSFR8B September 2025 – January 2026 TCAN5102-Q1
ADVANCE INFORMATION
DEV_IE_0 is shown in Figure 7-31 and described in Table 7-70.
Return to the Summary Table.
Interrupt enable bits for enabling certain interrupts for the INT0 pin. Interrupts that are enabled with be signaled on the INT0 pin. Note that INT0 functionality must be enabled in the INT_CFG register to see output on the pin.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RSVD | CANWK | RSVD | |||||
| R-0h | R/W-0h | R-0h | |||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-2 | RSVD | R | 0h | Reserved |
| 1 | CANWK | R/W | 0h | CAN Wakeup The device has come out of sleep mode due to the CAN bus 0h = Interrupt disabled. Flag being set will NOT assert an interrupt output. 1h = Interrupt disabled. Flag being set WILL assert an interrupt output. |
| 0 | RSVD | R | 0h | Reserved |