SLLSFR8B September 2025 – January 2026 TCAN5102-Q1
ADVANCE INFORMATION
SPI_DR_0 is shown in Figure 7-61 and described in Table 7-103.
Return to the Summary Table.
The SPI data rate register for SPI channel 0. Values in this register are interpreted as 1 more than the entered value. The value is interpreted as the half-period of the SPI clock. The frequency can be found with the equation f = 20MHz / (x+1). Where x is the value in SPI_DR. The closest register value can be found with x = (20MHz / f) - 1
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| PRESCALER | |||||||
| R/WP-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-0 | PRESCALER | R/WP | 0h | Lower byte of SPI clock prescaler. The prescaler value is interpretted as 1 more than entered value. This value defaults to the value programmed in EEPROM. |