SLLSFR8B September 2025 – January 2026 TCAN5102-Q1
ADVANCE INFORMATION
UART_IE_1 is shown in Figure 7-90 and described in Table 7-131.
Return to the Summary Table.
Interrupt enable bits for enabling certain interrupts for the INT1 pin. Interrupts that are enabled here will be signaled on the INT1 pin. Note that the INT1 functionality must be enabled.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| TXLIE1 | TXAIE1 | RXBRIE1 | RXFEIE1 | RXPEIE1 | RXLIE1 | RXFLIE1 | RXNIE0 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | TXLIE1 | R/W | 0h | TX lost byte due to being full interrupt enable for INT1
|
| 6 | TXAIE1 | R/W | 0h | TX space available interrupt enable for INT1
|
| 5 | RXBRIE1 | R/W | 0h | RX break received interrupt enable for INT1
|
| 4 | RXFEIE1 | R/W | 0h | RX framing error interrupt enable for INT1
|
| 3 | RXPEIE1 | R/W | 0h | RX parity error interrupt enable for INT1
|
| 2 | RXLIE1 | R/W | 0h | RX overrun/lost byte interrupt enable for INT1
|
| 1 | RXFLIE1 | R/W | 0h | RX fill level interrupt enable for INT1
|
| 0 | RXNIE0 | R/W | 0h | RX new byte interrupt enable for INT1
|