SLLSFR8B September 2025 – January 2026 TCAN5102-Q1
ADVANCE INFORMATION
PWM0_IAS_CTRL is shown in Figure 7-149 and described in Table 7-190.
Return to the Summary Table.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RSVD | IN_POL | GPIO_SEL | STOP_MODE | AS_EN | |||
| R-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | |||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-5 | RSVD | R | 0h | Reserved |
| 4 | IN_POL | R/W | 0h | Input Polarity Selects which level is used to trigger the stop behavior
|
| 3-2 | GPIO_SEL | R/W | 0h | GPIO Select Specifies which GPIO is used. GPIO must be configured as a GPIO function instead of special function in order to work.
|
| 1 | STOP_MODE | R/W | 0h | Stop Mode When a GPIO triggered stop event occurs, select between immediately disabling PWM output, or requesting the stop ramp.
|
| 0 | AS_EN | R/W | 0h | Input Auto Stop Enable Note: This does NOT require the AUTO_STOP bit to be set, and is a separate function to stop the output based on a GPIO input
|