SLLSFR8B September 2025 – January 2026 TCAN5102-Q1
ADVANCE INFORMATION
SPI_RX_FIFO is shown in Figure 7-72 and described in Table 7-115.
Return to the Summary Table.
When performing a read to this address, the data is read from the SPI receive FIFO. Please see SPI Receive FIFO for more information.; This only shows the header for the SPI frame
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| CONT | RSVD | CHAN | |||||
| R-0h | R-0h | R-0h | |||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| NUM_BYTES_REMAINING | |||||||
| R-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15 | CONT | R | 0h | Flag to indicate whether this is a partial RX FIFO element read. If 0, then this is the first read to this FIFO element SPI Receive FIFO for more information. |
| 14-11 | RSVD | R | 0h | Reserved |
| 10-8 | CHAN | R | 0h | SPI Channel the transfer was on SPI Receive FIFO for more information. |
| 7-0 | NUM_BYTES_REMAINING | R | 0h | Number of bytes remaining to read in the FIFO element (including this transaction) SPI Receive FIFO for more information. |