Produktdetails

Number of channels 2 Output type Open-drain, Push-Pull Propagation delay time (µs) 0.6 Vs (max) (V) 3.465 Vs (min) (V) 3.135 Rating Catalog Features Hysteresis, Internal Reference Iq per channel (typ) (mA) 0.00195 Rail-to-rail In Operating temperature range (°C) -25 to 105 VICR (max) (V) 3.465 VICR (min) (V) 0
Number of channels 2 Output type Open-drain, Push-Pull Propagation delay time (µs) 0.6 Vs (max) (V) 3.465 Vs (min) (V) 3.135 Rating Catalog Features Hysteresis, Internal Reference Iq per channel (typ) (mA) 0.00195 Rail-to-rail In Operating temperature range (°C) -25 to 105 VICR (max) (V) 3.465 VICR (min) (V) 0
DSBGA (YBJ) 9 1.44 mm² 1.2 x 1.2
  • Compliant with OSFP and OSFP-XD MSAs
  • Precision integrated resistors
  • Integrated reference
  • Dual comparators
    • M_RSTn: Open-drain output
    • M_LPWn: Push-pull output
    • Internal hysteresis
  • Integrated clock buffer (TLV6723 and TLV6724)
  • Known start-up conditions
  • Separate host and module supplies:
    • H_VCC: 3.135V to 3.465V
    • M_VCC: 1.1V to H_VCC
  • -25°C to 105°C operating temperature range
  • Small size package:
    • 1.2mm x 1.2mm DSBGA-9 (YBJ)
  • Compliant with OSFP and OSFP-XD MSAs
  • Precision integrated resistors
  • Integrated reference
  • Dual comparators
    • M_RSTn: Open-drain output
    • M_LPWn: Push-pull output
    • Internal hysteresis
  • Integrated clock buffer (TLV6723 and TLV6724)
  • Known start-up conditions
  • Separate host and module supplies:
    • H_VCC: 3.135V to 3.465V
    • M_VCC: 1.1V to H_VCC
  • -25°C to 105°C operating temperature range
  • Small size package:
    • 1.2mm x 1.2mm DSBGA-9 (YBJ)

The TLV672x are a family of devices that fully integrates the module-side INT/RSTn and LPWn/PRSn(/ePPS) circuits as defined by the OSFP and OSFP-XD MSAs. The TLV672x integrates all devices and passives for the INT/RSTn and LPWn/PRsn(/ePPS) circuits into a small-size 1.2mm x 1.2mm DSBGA-9 package. This makes the TLV672x well-suited for space-critical OSFP and OSFP-XD module designs.

The TLV672x contains integrated resistors and voltage reference that are factory-trimmed per the specifications of the OSFP and OSFP-XD MSAs, making sure that the host-to-module interface voltages and comparator switching thresholds are within the proper voltage zones.

The M_LPWn comparator within the TLV672x has a push-pull output that is capable of being powered by a separate voltage supply (M_VCC). This allows for level-shifting of host-to-module logic levels without the need of a discrete pull-up resistor. The M_RSTn comparator within the TLV672x has an open-drain output allowing for easy OR-ing of multiple reset signal drivers.

The TLV6723 and TLV6724 have an integrated clock buffer that can support an embedded pulse-per-second or reference clock signal up to 156.25MHz as defined on the OSFP-XD MSA. Whenever the M_LPWn signal is low (asserted true), the integrated clock buffer on the TLV6723 enters a self-shutdown mode, lowering the quiescent current and saving power.

The TLV672x are a family of devices that fully integrates the module-side INT/RSTn and LPWn/PRSn(/ePPS) circuits as defined by the OSFP and OSFP-XD MSAs. The TLV672x integrates all devices and passives for the INT/RSTn and LPWn/PRsn(/ePPS) circuits into a small-size 1.2mm x 1.2mm DSBGA-9 package. This makes the TLV672x well-suited for space-critical OSFP and OSFP-XD module designs.

The TLV672x contains integrated resistors and voltage reference that are factory-trimmed per the specifications of the OSFP and OSFP-XD MSAs, making sure that the host-to-module interface voltages and comparator switching thresholds are within the proper voltage zones.

The M_LPWn comparator within the TLV672x has a push-pull output that is capable of being powered by a separate voltage supply (M_VCC). This allows for level-shifting of host-to-module logic levels without the need of a discrete pull-up resistor. The M_RSTn comparator within the TLV672x has an open-drain output allowing for easy OR-ing of multiple reset signal drivers.

The TLV6723 and TLV6724 have an integrated clock buffer that can support an embedded pulse-per-second or reference clock signal up to 156.25MHz as defined on the OSFP-XD MSA. Whenever the M_LPWn signal is low (asserted true), the integrated clock buffer on the TLV6723 enters a self-shutdown mode, lowering the quiescent current and saving power.

Herunterladen Video mit Transkript ansehen Video

Technische Dokumentation

star =Von TI ausgewählte Top-Empfehlungen für dieses Produkt
Keine Ergebnisse gefunden. Bitte geben Sie einen anderen Begriff ein und versuchen Sie es erneut.
Alle anzeigen 1
Typ Titel Datum
* Data sheet TLV672x OSFP/OSFP-XD Module Low-Speed Signals Controller with ePPS Support datasheet PDF | HTML 22 Dez 2025

Design und Entwicklung

Weitere Bedingungen oder erforderliche Ressourcen enthält gegebenenfalls die Detailseite, die Sie durch Klicken auf einen der unten stehenden Titel erreichen.

Evaluierungsplatine

TLV672XEVM — TLV672x – Evaluierungsmodul

Das Evaluierungsmodul (EVM) TLV672X ist eine Plattform zur Evaluieruing der Hauptfunktionen des TLV6722. Der TLV6722-Baustein integriert die OSFP-modulseitigen INT/RSTn- und LPWn/PRSn-Schaltkreise in ein kleines DSBGA-9 (YBJ)-Gehäuse. Das TLV672XEVM unterstützt hostseitige OSFP-Komponenten, um die (...)

Benutzerhandbuch: PDF | HTML
Simulationsmodell

TLV6722 PSpice Model

SNOM824.ZIP (111 KB) - PSpice Model
Simulationsmodell

TLV6722 TINA-TI Model

SNOM823.ZIP (6 KB) - TINA-TI Spice Model
Simulationstool

PSPICE-FOR-TI — PSpice® für TI Design-und Simulationstool

PSpice® für TI ist eine Design- und Simulationsumgebung, welche Sie dabei unterstützt, die Funktionalität analoger Schaltungen zu evaluieren. Diese Design- und Simulationssuite mit vollem Funktionsumfang verwendet eine analoge Analyse-Engine von Cadence®. PSpice für TI ist kostenlos erhältlich und (...)
Simulationstool

TINA-TI — SPICE-basiertes analoges Simulationsprogramm

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
Benutzerhandbuch: PDF
Gehäuse Pins CAD-Symbole, Footprints und 3D-Modelle
DSBGA (YBJ) 9 Ultra Librarian

Bestellen & Qualität

Beinhaltete Information:
  • RoHS
  • REACH
  • Bausteinkennzeichnung
  • Blei-Finish/Ball-Material
  • MSL-Rating / Spitzenrückfluss
  • MTBF-/FIT-Schätzungen
  • Materialinhalt
  • Qualifikationszusammenfassung
  • Kontinuierliches Zuverlässigkeitsmonitoring
Beinhaltete Information:
  • Werksstandort
  • Montagestandort

Empfohlene Produkte können Parameter, Evaluierungsmodule oder Referenzdesigns zu diesem TI-Produkt beinhalten.

Support und Schulungen

TI E2E™-Foren mit technischem Support von TI-Ingenieuren

Inhalte werden ohne Gewähr von TI und der Community bereitgestellt. Sie stellen keine Spezifikationen von TI dar. Siehe Nutzungsbedingungen.

Bei Fragen zu den Themen Qualität, Gehäuse oder Bestellung von TI-Produkten siehe TI-Support. ​​​​​​​​​​​​​​

Videos