SLASE54D March 2016 – January 2021 MSP430FR5962 , MSP430FR5964 , MSP430FR5992 , MSP430FR5994 , MSP430FR59941
PRODUCTION DATA
Figure 9-6 shows the port diagram. Table 9-23 summarizes the selection of the pin functions.

| PIN NAME (P2.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(1) | ||
|---|---|---|---|---|---|
| P2DIR.x | P2SEL1.x | P2SEL0.x | |||
| P2.0/TB0.6/UCA0TXD/UCA0SIMO/ TB0CLK/ACLK | 0 | P2.0 (I/O) | 0 = Input, 1 = Output | 0 | 0 |
| TB0.CCI6B | 0 | 0 | 1 | ||
| TB0.6 | 1 | ||||
| UCA0TXD/UCA0SIMO | X(2) | 1 | 0 | ||
| TB0CLK | 0 | 1 | 1 | ||
| ACLK(4) | 1 | ||||
| P2.1/TB0.0/UCA0RXD/UCA0SOMI | 1 | P2.1 (I/O) | 0 = Input, 1 = Output | 0 | 0 |
| TB0.CCI0A | 0 | X | 1 | ||
| TB0.0 | 1 | ||||
| UCA0RXD/UCA0SOMI | X(2) | 1 | 0 | ||
| P2.2/TB0.2/UCB0CLK | 2 | P2.2 (I/O) | 0 = Input, 1 = Output | 0 | 0 |
| N/A | 0 | 0 | 1 | ||
| TB0.2 | 1 | ||||
| UCB0CLK | X (3) | 1 | 0 | ||
| N/A | 0 | 1 | 1 | ||
| Internally tied to DVSS | 1 | ||||