SLASFA2B November 2024 – October 2025 MSPM0G1518 , MSPM0G1519 , MSPM0G3518 , MSPM0G3519
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | MCLK | -40°C | 25°C | 85°C | 105°C | 125°C | UNIT | ||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | ||||
| RUN Mode | |||||||||||||
| IDDRUN | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from flash | 80MHz | 9.7 | 9.8 | 10.1 | 10.4 | 11.2 | mA | |||||
| 48MHz | 6.2 | 6.3 | 6.6 | 7 | 7.8 | ||||||||
| MCLK=SYSOSC, CoreMark, execute from flash | 32MHz | 4.7 | 4.8 | 5.1 | 5.4 | 6.2 | |||||||
| 4MHz | 0.9 | 1 | 1.3 | 1.6 | 2.6 | ||||||||
| MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from SRAM | 80MHz | 9.3 | 9.5 | 9.8 | 10.2 | 11 | |||||||
| 48MHz | 6 | 6.2 | 6.5 | 6.8 | 7.7 | ||||||||
| MCLK=SYSOSC, CoreMark, execute from SRAM | 32MHz | 4.3 | 4.4 | 4.7 | 5 | 5.9 | |||||||
| 4MHz | 0.9 | 0.9 | 1.2 | 1.6 | 2.4 | ||||||||
| IDDRUN, per MHz | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from flash | 80MHz | 121 | 123 | 126 | 130 | 141 | uA/MHz | |||||
| MCLK=SYSPLL, SYSPLLREF=SYSOSC, While(1), execute from flash | 80MHz | 58 | 68 | 59 | 71 | 63 | 80 | 67 | 92 | 78 | 102 | ||
| SLEEP Mode | |||||||||||||
| IDDSLEEP | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CPU is halted | 80MHz | 2926 | 3570 | 3009 | 3806 | 3303 | 4553 | 3637 | 5496 | 4471 | 6678 | uA |
| 48MHz | 2175 | 2589 | 2248 | 2900 | 2546 | 3756 | 2881 | 4731 | 3717 | 5922 | |||
| MCLK=SYSOSC, CPU is halted | 32MHz | 1701 | 2050 | 1767 | 2250 | 2064 | 3118 | 2397 | 4079 | 3227 | 5409 | ||
| 4MHz | 544 | 694 | 596 | 772 | 899 | 1604 | 1233 | 2482 | 2066 | 4257 | |||
| IDDSLEEP, per MHz | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CPU is halted |
80MHz | 37 | 38 | 42 | 46 | 56 | uA/MHz | |||||